## **AN11052**

# Pin FMEA for AUP family Rev. 2 — 9 January 2019

**Application note** 

### **Document information**

| Information | Content                                                                                                                                                  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | FMEA, AUP, CMOS, 3 V systems                                                                                                                             |
| Abstract    | This application note provides a Failure Modes and Effects Analysis (FMEA) for the device pins of Nexperia's AUP family under typical failure situations |



Pin FMEA for AUP family

## 1. Introduction

The Nexperia ultra-low-power (AUP) CMOS logic 74AUP1G/2G3Gxxx family is designed for high-performance, low-power applications. These low-voltage, Si-gate CMOS devices offer the industry's lowest dynamic power consumption in a logic device.

## 2. AUP family overview

The Nexperia 74AUP1G/2G/3Gxxx family of Si-gate CMOS devices uses advanced process technology and next-generation packaging technology to create extremely small devices that consume very little power. The devices are available in single- (1Gxx), dual- (2Gxx) and triple-gate (3Gxx) formats

AUP devices offer the industry's lowest power dissipation capacitance ( $C_{PD}$ ), yet maintain low propagation delays ( $t_{PD}$ ) and superior ESD protection. Typical  $C_{PD}$  at 1.8 V and 3.3 V is only 4.3 pF, while the  $t_{PD}$  at a  $V_{CC}$  of 2.5 V is only 2.5 ns.

Operating over a very wide supply range of 0.8 V to 3.6 V, AUP devices are ideally suited for use in mixed-voltage applications. Schmitt-trigger action at all inputs improves noise immunity by making the circuit tolerant to slower input rise and fall times across the entire range of supply voltage.

The devices extend battery life by ensuring very low power consumption that is 30 % lower than competing logic functions. To save even more battery power, the devices are fully specified for partial power-down applications that use the  $I_{OFF}$  feature. The  $I_{OFF}$  circuitry disables the output, preventing damage caused by backflow current passing through the device when it is powered down

AUP devices are available in PicoGate and MicroPak packages, which are roughly ten times smaller than a conventional SO14 package. PicoGate and MicroPak products reduce time-to-market by making it easy to implement last-minute changes. They also improve the cost-effectiveness of crowded layouts by simplifying routing and eliminating dependencies in intricate line-layout patterns.

The AUP family operates over an extended temperature range (-40 °C to +125 °C) that is suitable for a wide range of applications, including portable, consumer, automotive, and military. Multi-pin (5-, 6- and 8-pin) packages make it easy to select the right combination of features.

### 3. Pin FMEA

This application note provides a Failure Modes and Effects Analysis (FMEA) for the device pins of Nexperia's AUP family under typical failure situations such as a short-circuit to  $V_{CC}$  or GND or to a neighboring pin, or if a pin is left open.

Some AUP family devices have special functions, such as translators and level-shifters, that can have different behaviors.

A failure is classified according to its effect on the AUP device and the functionality of the application; see Table 1.

Table 1. Classification of failure effects

| Class | Failure effect                         |
|-------|----------------------------------------|
| Α     | damage to device                       |
|       | affects application functionality      |
| В     | no damage to device                    |
|       | may affect application functionality   |
| С     | no damage to device                    |
|       | no affect to application functionality |

## Pin FMEA for AUP family

Table 2. FMEA matrix for pin short-circuit to V<sub>CC</sub>

| Pin    | Class | Remarks                                                                                         |
|--------|-------|-------------------------------------------------------------------------------------------------|
| Input  | В     | normal operating condition, no damage, no leakage, may affect functionality                     |
| Output | С     | if output defined HIGH, no damage, no leakage, no output level change                           |
| Output | A     | if output defined LOW, short-circuits and high currents can damage device, output level changes |
| GND    | В     | short-circuits and high currents can damage device, will affect functionality                   |

## Table 3. FMEA matrix for pin short-circuit to GND

| Pin             | Class | Remarks                                                                                          |
|-----------------|-------|--------------------------------------------------------------------------------------------------|
| Input           | В     | normal operating condition, no damage, no leakage, may affect functionality                      |
| Output          | С     | if output defined LOW, no damage, no leakage, no output level change                             |
| Output          | A     | if output defined HIGH, short-circuits and high currents can damage device, output level changes |
| V <sub>CC</sub> | В     | no damage to device, will affect functionality                                                   |

### Table 4. FMEA matrix for pin left open

| Pin             | Class | Remarks                                                                                                       |
|-----------------|-------|---------------------------------------------------------------------------------------------------------------|
| Input           | В     | undefined operating condition, no damage, increases leakage (except bus hold types), may affect functionality |
| Output          | С     | normal operating condition, no damage, no leakage                                                             |
| GND             | В     | undefined operating condition, no damage, increases leakage, will affect functionality                        |
| V <sub>CC</sub> | В     | undefined operating condition, no damage, increases leakage (only for I/O types), will affect functionality   |

Table 5. FMEA matrix for pin short-circuits between neighbor pins

| Pin                                                                                                                                 | Class | Remarks                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|
| Input to input                                                                                                                      | С     | if inputs have same voltage levels: no damage, no leakage                                                                  |
|                                                                                                                                     | В     | if inputs have different voltage levels: leakage increases, will affect functionality                                      |
| Input to output                                                                                                                     | A     | if input and output have different voltage levels, can cause high current and can damage device, will affect functionality |
| Input to output  Input to GND  Input to V <sub>CC</sub> Output to output  Output to input  Output to GND  Output to V <sub>CC</sub> | С     | if input and output have same voltage levels, no damage, no leakage                                                        |
| Input to GND                                                                                                                        | -     | see <u>Table 3</u>                                                                                                         |
| Input to V <sub>CC</sub>                                                                                                            | -     | see <u>Table 2</u>                                                                                                         |
| Output to output                                                                                                                    | С     | if outputs have same voltage levels, no damage, no leakage                                                                 |
|                                                                                                                                     | A     | if outputs have different voltage levels, can cause high current and can damage device, will affect functionality          |
| Output to input                                                                                                                     | -     | same effect as 'input to output' condition                                                                                 |
| Output to GND                                                                                                                       | -     | see <u>Table 3</u>                                                                                                         |
| Output to V <sub>CC</sub>                                                                                                           | -     | see <u>Table 2</u>                                                                                                         |
| GND to V <sub>CC</sub>                                                                                                              | -     | not applicable, these pins are not neighbors                                                                               |

Pin FMEA for AUP family

## 4. Abbreviations

**Table 6. Abbreviations** 

| Acronym | Description                             |
|---------|-----------------------------------------|
| AUP     | Advanced Ultra-low Power                |
| CMOS    | Complementary Metal-Oxide Semiconductor |
| EDP     | Electronic Data Processing              |
| ESD     | ElectroStatic Discharge                 |
| FMEA    | Failure Modes and Effects Analysis      |
| LVC     | Low-Voltage CMOS                        |
| TTL     | Transistor-Transistor Logic             |

## 5. Revision history

Table 7. Revision history

| Rev | Date     | Description                                                |
|-----|----------|------------------------------------------------------------|
| v.2 | 20190109 | AN11052, updated to latest Nexperia documentation standard |
| v.1 | 20110506 | AN11052 initial version                                    |

4/7

Pin FMEA for AUP family

## 6. Legal information

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**Application note** 

## Pin FMEA for AUP family

## **List of Tables**

| Table 1. Classification of failure effects                        | 2 |
|-------------------------------------------------------------------|---|
| Table 2. FMEA matrix for pin short-circuit to VCC                 | 3 |
| Table 3. FMEA matrix for pin short-circuit to GND                 | 3 |
| Table 4. FMEA matrix for pin left open                            | 3 |
| Table 5. FMEA matrix for pin short-circuits between neighbor pins | 3 |
| Table 6. Abbreviations                                            | 4 |
| Table 7 Revision history                                          | 4 |

## Pin FMEA for AUP family

## **Contents**

| Introduction        | 2                                        |
|---------------------|------------------------------------------|
| AUP family overview | 2                                        |
| Pin FMEA            | 2                                        |
| Abbreviations       | 4                                        |
| Revision history    | 4                                        |
| Legal information   | 5                                        |
|                     | AUP family overviewPin FMEAAbbreviations |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 9 January 2019

<sup>©</sup> Nexperia B.V. 2019. All rights reserved