# NMUX1308; NMUX1309 evaluation board

Abstract: This user manual describes the NMUX1308; NMUX1309 evaluation board module.

Keywords: NMUX1308; NMUX1309 evaluation board



#### NMUX1308; NMUX1309 evaluation board

### 1. Introduction

The NMUX1308; NMUX1309 EVB (Evaluation Board) is a PCB designed for Nexperia's CMOS, bi-directional, analog switches. The NMUX1308 device is an 8-channel analog switch, while the NMUX1309 incorporates dual 4 channel analog switches. The device features a wide voltage range of 1.5 V to 5.5 V. Additionally, the NMUX130x devices supports lower core voltages and is compatible with 1.8 V CMOS logic levels.

The NMUX1308 architecture is a single-pole eight-throw, (SP8T) analog switch, which enables multiplexed use to connect eight independent channels (Yn) to one common channel (Z). The channels can be individually selected through the control input pins.

The NMUX1309 features dual single-pole quadruple-throw, (SP4T), (4:1) analog switches. In each block, the four channels, (1Yn, 2Yn), can be configured to connect to its respective common channel, (nZ). This is accomplished by programming the control input pins.

All analog signals include integrated injection control circuitry. The control circuitry redirects any overvoltage or transient events on unselected pins and provides a controlled path to ground. This circuitry prevents the coupling of transients, therefore preserving measurement accuracy.

The EVB arrives enclosed in an antistatic ESD bag with labeling. The board provides two sets of silkscreen colors, allowing an easy way to reference either the NMUX1308 or NMUX1309 pin names. Convenient test points for GND,  $V_{CC}$ , Yn (1Yn, 2Yn), Z (nZ), Sn and enable ( $\overline{\mathbb{E}}$ ) pins are included as well. Footprints for 0603 resistors and capacitors are also included on every analog channel, allowing the user to create a customized voltage divider if needed.



Fig. 1. NMUX1308; NMUX1309 Evaluation Board

2/13

### NMUX1308; NMUX1309 evaluation board

#### NMUX1308; NMUX1309 device background

The list below gives a summary of the key parameters and most important features of the NNMUX1308; NMUX1309 devices.

- Wide operating range: 1.5 V to 5.5 V
- Control signal pins maintains 1.8 V logic compatibility at higher V<sub>CC</sub>
- · Rail-to-Rail operation on analog signal pins
- Powered-down protection: no ESD path from I/O pins to V<sub>CC</sub>
- · Injection current control: coupling does not exceed 1 mV/mA
- · Fail-Safe logic on control signal pins
- Pin compatible with industry standard 74HC4051/74HC4052 and 74HC4851/74HC4852 analog switch products
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C

# 2. Hardware setup

Higher level configuration summary:

- Test points on V<sub>CC</sub>, GND, Yn (1Yn, 2Yn), Z (nZ), and Sn pins
- · Passive footprints for customized divider circuit
- Selectable header shunts to connect inputs to V<sub>CC</sub> or GND
- Board supports NMUX TSSOP16 or DHVQFN16 footprints.



Typical connection is displayed in the 2D-rendered image, Fig. 3.

#### NMUX1308; NMUX1309 evaluation board



The proceeding section describes the EVB jumper and header description.

# 3. Test points V<sub>supply</sub> [+] and GND [-]

TP19 ( $V_{supply}$  [+]) and TP17/TP18 (GND [-] ) serve as the physical connection for the external supply. The top plane of the board, which is a ring in shape, connects to  $V_{supply}$  [+], while the bottom plane directly connects to the GND [-] test points. Device pins can connect to these planes by selecting the 2.54 mm shunt between their respective pin and '-' or '+' pin. By default the  $V_{CC}$  and GND EVB jumpers should connect to '+' and '-', respectively. This is shown in Table 1. A detailed description of the Header pinouts are listed in the tables presented below.

Table 1. Detailed description of the header pinouts

| Net names               | Header/Pin number | Description                                |
|-------------------------|-------------------|--------------------------------------------|
| V <sub>supply</sub> [+] | TP19              | External supply V <sub>CC</sub> connection |
| GND [-]                 |                   | External supply GND connection             |

Each pin of the device is brought out to a 3-pin header. The user can directly make connection to pin 2 of the headers or attach clips to its respective test point. Additionally, the  $V_{CC}$  and GND pins should be manually shunted to the  $V_{supply}$  [+] and GND [-] planes of the board. For default jumper settings, please refer to the image in Fig. 3.

The board provides two sets of silkscreen colors, allowing an easy way to reference either the NMUX1308 or NMUX1309 pin names.

# NMUX1308; NMUX1309 evaluation board

Table 2. Detailed description of the header pinouts

| Device pin<br>number | Header<br>connection | Test point clip label | NMUX1308<br>pin name | NMUX1309<br>pin name | 2.5 mm shunt connection description                              |
|----------------------|----------------------|-----------------------|----------------------|----------------------|------------------------------------------------------------------|
| 1                    | J1-2                 | TP1                   | Y4                   | 2Y0                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 2                    | J4-2                 | TP4                   | Y6                   | 2Y2                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 3                    | J7-2                 | TP7                   | Z                    | 2Z                   | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 4                    | J10-2                | TP10                  | Y7                   | 2Y3                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 5                    | J12-2                | TP12                  | Y5                   | 2Y1                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 6                    | J14-2                | TP14                  | Ē                    | E                    | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 7                    | J16-2                | TP16                  | NC                   | NC                   | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 8                    | J2-2                 | TP2                   | GND                  | GND                  | • 1-2 GND [-]                                                    |
| 9                    | J5-2                 | TP5                   | S2                   | S1                   | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 10                   | J8-2                 | TP8                   | S1                   | S0                   | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 11                   | J11-2                | TP11                  | S0                   | 1Y3                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 12                   | J13-2                | TP13                  | Y3                   | 1Y0                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 13                   | J15-2                | TP15                  | Y0                   | 1Z                   | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 14                   | J3-2                 | TP3                   | Y1                   | 1Y1                  | • 1-2 GND [-]<br>• 2-3 V <sub>supply</sub> [+]                   |
| 15                   | J6-2                 | TP6                   | Y2                   | 1Y2                  | <ul><li>1-2 GND [-]</li><li>2-3 V<sub>supply</sub> [+]</li></ul> |
| 16                   | J9-2                 | TP9                   | V <sub>CC</sub>      | V <sub>CC</sub>      | • 2-3 V <sub>supply</sub> [+]                                    |

### NMUX1308; NMUX1309 evaluation board

In addition to the NMUX1308; NMUX1309 PW and BQ packages, the EVB can universally evaluate any 16 pin PW or BQ device, such devices include 74HC4051/74HC4052 and 74HC4851/74HC4852. The generic footprint for U1 is shown in Fig. 4.

**Note:** The EVB can be universally used to evaluate any 16-pin (PW) or (BQ) packaged device. Z1, Z2, Z3, Z4 can be swapped for any arrangement of 0603 capacitors or 0  $\Omega$  resistors. For the NMUX1308/NMUX1309, Z4 and Z2 are set to a bypass capacitor and 0  $\Omega$  resistor, respectively.



Each pin of the NMUX130x EVB includes one pull-up and pull-down resistor 0603 footprint so the user can populate a resistor divider in reference to  $V_{supply}$  [+]. This can be used to evaluate different nodal voltages at the input of the NMUX130x device. Additionally, 0603 ceramic capacitor footprints are also included in the case the user wishes to add capacitance to the signal net.



Fig. 5. Input pins passive footprints

### NMUX1308; NMUX1309 evaluation board

# 4. Schematic diagram, Printed Circuit Board and Bill of Material



UM90026 Submit document feedback All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2024. All rights reserved

### NMUX1308; NMUX1309 evaluation board



Fig. 7. Printed Circuit Board (PCB) layout top side

NMUX1308; NMUX1309 evaluation board



Fig. 8. Printed Circuit Board (PCB) layout back side

9 / 13

# NMUX1308; NMUX1309 evaluation board

## Table 3. Bill of Materials (BOM)

| Part Number        | Designator                                                                                              | Quantity |
|--------------------|---------------------------------------------------------------------------------------------------------|----------|
| 5019               | TP1, TP2, TP3, TP4, TP5, TP6, TP7, TP8, TP9, TP10, TP11, TP12, TP13, TP14, TP15, TP16, TP17, TP18, TP19 | 19       |
| 5-146278-3         | J1, J2, J3, J4, J5, J6, J7, J8, J9, J10, J11, J12, J13, J14, J15, J16                                   | 16       |
| SJ-5303 (CLEAR)    | H10, H11, H12, H13                                                                                      | 4        |
| GRM31CR71E106KA12L | C20                                                                                                     | 1        |
| NMUX1308/1309      | U1                                                                                                      | 1        |
| RC0603JR-070RL     | Z2                                                                                                      | 1        |
| GCM188R71E105KA64D | Z4                                                                                                      | 1        |

# NMUX1308; NMUX1309 evaluation board

# 5. Revision history

#### Table 4. Revision history

| Revision number | Date     | Description                                  |
|-----------------|----------|----------------------------------------------|
| UM90026 v.2     | 20240430 | Section 3: First paragraph removed. (errata) |
| UM90026 v.1     | 20240118 | Initial version                              |

11 / 13

NMUX1308; NMUX1309 evaluation board

# 6. Legal information

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

UM90026

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2024. All rights reserved

# NMUX1308; NMUX1309 evaluation board

# **Contents**

| 1. | Introduction                                                | 2  |
|----|-------------------------------------------------------------|----|
| 2. | Hardware setup                                              | 3  |
| 3. | Test points V <sub>supply</sub> [+] and GND [-]             | 4  |
|    | Schematic diagram, Printed Circuit Board and II of Material | 7  |
| 5. | Revision history                                            | 11 |
| 6. | Legal information                                           | 12 |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 30 April 2024

<sup>©</sup> Nexperia B.V. 2024. All rights reserved